Altera cyclone V Technical Reference page 366

Hard processor system
Hide thumbs Also See for cyclone V:
Table of Contents

Advertisement

5-172
GPLINMUX68
Module Instance
sysmgr
Offset:
0x5C4
Access:
RW
Important: To prevent indeterminate system behavior, reserved areas of memory must not be accessed by
31
30
15
14
GPLINMUX67 Fields
Bit
0
sel
GPLINMUX68
Some GPIO/LoanIO inputs can be driven by multiple pins. This register selects the input signal for GPIO/
LoanIO 68. Only reset by a cold reset (ignores warm reset). NOTE: These registers should not be modified
after IO configuration.There is no support for dynamically changing the Pin Mux selections.
Module Instance
sysmgr
Offset:
0x5C8
Access:
RW
Important: To prevent indeterminate system behavior, reserved areas of memory must not be accessed by
Altera Corporation
software or hardware. Any area of the memory map that is not explicitly defined as a register
space or accessible memory is considered reserved.
29
28
27
26
13
12
11
10
Name
Select source for GPIO/LoanIO 67. 0 : Source for
GPIO/LoanIO 67 is GENERALIO19. 1 : Source for
GPIO/LoanIO 67 is GENERALIO28.
software or hardware. Any area of the memory map that is not explicitly defined as a register
space or accessible memory is considered reserved.
Base Address
0xFFD08000
Bit Fields
25
24
23
22
Reserved
9
8
7
6
Reserved
Description
Base Address
0xFFD08000
Register Address
0xFFD085C4
21
20
19
18
5
4
3
2
Access
Register Address
0xFFD085C8
cv_5v4
2016.10.28
17
16
1
0
sel
RW 0x0
Reset
RW
0x0
System Manager
Send Feedback

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents