Altera cyclone V Technical Reference page 311

Hard processor system
Hide thumbs Also See for cyclone V:
Table of Contents

Advertisement

cv_5v4
2016.10.28
EMACIO12 Fields
Bit
1:0
sel
EMACIO13
This register is used to control the peripherals connected to emac0_rx_d3 Only reset by a cold reset
(ignores warm reset). NOTE: These registers should not be modified after IO configuration.There is no
support for dynamically changing the Pin Mux selections.
Module Instance
sysmgr
Offset:
0x434
Access:
RW
Important: To prevent indeterminate system behavior, reserved areas of memory must not be accessed by
31
30
15
14
EMACIO13 Fields
Bit
1:0
sel
System Manager
Send Feedback
Name
Select peripheral signals connected emac0_rx_d2. 0 :
Pin is connected to GPIO/LoanIO number 12. 1 : Pin
is connected to Peripheral signal not applicable. 2 :
Pin is connected to Peripheral signal USB1.DIR. 3 :
Pin is connected to Peripheral signal RGMII0.RXD2.
0xFFD08000
software or hardware. Any area of the memory map that is not explicitly defined as a register
space or accessible memory is considered reserved.
29
28
27
26
13
12
11
10
Name
Select peripheral signals connected emac0_rx_d3. 0 :
Pin is connected to GPIO/LoanIO number 13. 1 : Pin
is connected to Peripheral signal not applicable. 2 :
Pin is connected to Peripheral signal USB1.NXT. 3 :
Pin is connected to Peripheral signal RGMII0.RXD3.
Description
Base Address
Bit Fields
25
24
23
22
Reserved
9
8
7
6
Reserved
Description
EMACIO13
Access
Register Address
0xFFD08434
21
20
19
18
5
4
3
2
Access
5-117
Reset
RW
0x0
17
16
1
0
sel
RW 0x0
Reset
RW
0x0
Altera Corporation

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents