Analog Devices ADSP-SC58 Series Hardware Reference Manual page 347

Sharc+ processor
Table of Contents

Advertisement

ADSP-SC58x GICDST Register Descriptions
Shared Peripheral Interrupt Enable Set Register
The
GICDST_SPI_EN_SET[n]
VALUE[31:16] (R/W)
Shared Peripheral Interrupt Enable
Figure 7-68: GICDST_SPI_EN_SET[n] Register Diagram
Table 7-71: GICDST_SPI_EN_SET[n] Register Fields
Bit No.
(Access)
31:0
VALUE
(R/W)
7–102
register provides a set-enable bit for each interrupt supported by the GIC.
15
X
VALUE[15:0] (R/W)
Shared Peripheral Interrupt Enable
31
X
Bit Name
Shared Peripheral Interrupt Enable.
Writing 1 to a GICDST_SPI_EN_SET[n].VALUE bit enables forwarding of the
corresponding interrupt to the CPU interfaces. Reading a bit identifies whether the in-
terrupt is enabled.
ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference
14
13
12
11
10
9
8
7
X
X
X
X
X
X
X
X
30
29
28
27
26
25
24
23
X
X
X
X
X
X
X
X
Description/Enumeration
6
5
4
3
2
1
0
X
X
X
X
X
X
X
22
21
20
19
18
17
16
X
X
X
X
X
X
X

Advertisement

Table of Contents
loading

This manual is also suitable for:

Adsp-2158 series

Table of Contents