Analog Devices ADSP-SC58 Series Hardware Reference Manual page 309

Sharc+ processor
Table of Contents

Advertisement

ADSP-SC58x GICDST Register Descriptions
Shared Peripheral Interrupt Priority Register
The
GICDST_SPI_PRIO[n]
This field stores the priority of the corresponding interrupt.
Figure 7-33: GICDST_SPI_PRIO[n] Register Diagram
Table 7-34: GICDST_SPI_PRIO[n] Register Fields
Bit No.
(Access)
0
VALUE
(R/W)
7–64
registers provide an 8-bit priority field for each interrupt supported by the GIC.
VALUE (R/W)
Priority
Bit Name
Priority.
The GICDST_SPI_PRIO[n].VALUE bit field stores the priority of the corre-
sponding interrupt (byte offset 3 to Byte offset 0).
ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
Description/Enumeration

Advertisement

Table of Contents
loading

This manual is also suitable for:

Adsp-2158 series

Table of Contents