Analog Devices ADSP-SC58 Series Hardware Reference Manual page 905

Sharc+ processor
Table of Contents

Advertisement

ADSP-SC58x EPPI Register Descriptions
Frame Sync 1 Delay Value Register
The
EPPI_FS1_DLY
first rising edge of EPPI_CLK after the EPPI is enabled and the first active edge of the associated frame sync when
the internal frame sync is used.
Note that if the
EPPI_FS1_DLY
as though 0 value is 1, and the first frame sync transition occurs after the completion of one period value of the
respective counters.
FS1_DLY[15:0] (R/W)
Frame Sync 1 Delay Count
FS1_DLY[31:16] (R/W)
Frame Sync 1 Delay Count
Figure 18-19: EPPI_FS1_DLY Register Diagram
Table 18-53: EPPI_FS1_DLY Register Fields
Bit No.
(Access)
31:0
FS1_DLY
(R/W)
18–66
register selects the delay count (based on the period of the EPPI_CLK clock) between the
or
EPPI_FS2_DLY
15
0
31
0
Bit Name
Frame Sync 1 Delay Count.
The EPPI_FS1_DLY.FS1_DLY bit field selects the delay count.
ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference
registers are programmed with value 0, the EPPI operates
14
13
12
11
10
9
8
7
0
0
0
0
0
0
0
0
30
29
28
27
26
25
24
23
0
0
0
0
0
0
0
0
Description/Enumeration
6
5
4
3
2
1
0
0
0
0
0
0
0
0
22
21
20
19
18
17
16
0
0
0
0
0
0
0

Advertisement

Table of Contents
loading

This manual is also suitable for:

Adsp-2158 series

Table of Contents