Analog Devices SHARC ADSP-214 Series Hardware Reference Manual page 350

Table of Contents

Advertisement

FIR Accelerator
2. Create six TCBs in internal memory with each channel's chain
pointer (CP) entry pointing to the next channel's and the sixth
channel's CP entry pointing back to the first's in a circular fashion.
3. Configure the
256 TAPs and a window size of 128, and the next two channels for
1024 TAPs and a window size of 128, respectively.
4. Configure the index, modifier, length entries in the TCBs to point
to the corresponding channel's data buffer, coefficient buffer, and
output data buffer. The location of the first channel's TCB is writ-
ten to the
with an
a. The accelerator iterates through six channels once and then
waits for core intervention, (the
DMA is enabled, and the
b. The accelerator then loads the first channel's TCB then
loads the coefficient and data and processes one window.
c. After saving the index values to memory the accelerator
moves to the next channel.
d. After all six channels are complete the accelerator halts and
waits for core intervention.
6-54
www.BDTIC.com/ADI
register for the first four channels' TCBs to
FIRCTL2
register. The
CPFIR
value that corresponds to six channels.
FIR_CH
ADSP-214xx SHARC Processor Hardware Reference
register is then programmed
FIRCTL1
bit is not set, the
FIR_CAI
bit is set).
FIR_EN

Advertisement

Table of Contents
loading

Table of Contents