Analog Devices SHARC ADSP-214 Series Hardware Reference Manual page 985

Table of Contents

Advertisement

Table A-85. SPCTLx Register Bit Descriptions (I
Left-Justified) (RW)
Bit
Name
0
SPEN_A
3–1
Reserved
8–4
SLEN
9
PACK
10
MSTR
11
OPMODE
14–12
Reserved
15
DIFS
16
L_FIRST
17
OPMODE
(LAFS)
ADSP-214xx SHARC Processor Hardware Reference
www.BDTIC.com/ADI
Description
Enable Channel A Serial Port.
0 = Serial port A channel disabled
1 = Serial port A channel enabled
Serial Word Length Select. Selects the word length in bits. Word sizes
can be from 8 bits to 32 bits.
16-Bit to 32-Bit Word Packing Enable.
0 = Disable 16- to 32-bit word packing
1 = Enable 16- to 32-bit word packing
Master Clock Select.
0 = Select external clock and WS
1 = Select internal clock and WS
Sport Operation Mode.
2
1 = Selects the I
S or left-justified mode.
Bit 17 is used to select either of both modes.
Data Independent Frame Sync Select.
0 = Serial port uses a data-dependent frame sync (sync when TX FIFO
is not empty or when RX FIFO is not full).
1 = Serial port uses a data-independent frame sync (sync at selected
interval)
Frame Sync Channel First Select. Selects left or right channel word first
after valid edge of frame sync. For left-justified mode channel order:
0 = first data after the rising edge
1 = first data after the falling edge
2
For I
S mode channel order:
0 = first data after the falling edge
1 = first data after the rising edge
2
Operation Mode (I
S or Left-Justified Mode Select).
2
0 = I
S mode
1 = Left-justified mode
Registers Reference
2
S,
A-159

Advertisement

Table of Contents
loading

Table of Contents