Analog Devices SHARC ADSP-214 Series Hardware Reference Manual page 757

Table of Contents

Advertisement

Effect Latency
The total effect latency is a combination of the write effect latency (core
access) plus the peripheral effect latency (peripheral specific).
Write Effect Latency
For details on write effect latency, see the SHARC Processor Programming
Reference.
TWI Effect Latency
After the TWI registers are configured the effect latency is 1.5
minimum and 2
Programming Model
The following sections include information for general setup, slave mode,
and master mode, as well as guidance for repeated start conditions.
General Setup
General setup refers to register writes that are required for both slave
mode and master mode operation. General setup should be performed
before either the master or slave enable bits are set.
Programs should enable the TWI controller through the
and set the prescale value. Program the prescale value to the binary repre-
sentation of f
PCLK
All values should be rounded up to the next whole number. The
enable bit must be set. Note that once the TWI controller is enabled, a
bus busy condition may be detected.
ADSP-214xx SHARC Processor Hardware Reference
www.BDTIC.com/ADI
cycles maximum.
PCLK
/10 MHz.
Two Wire Interface Controller
TWIMITR
cycles
PCLK
register
TWIEN
21-19

Advertisement

Table of Contents
loading

Table of Contents