Analog Devices SHARC ADSP-214 Series Hardware Reference Manual page 784

Table of Contents

Advertisement

Pin Descriptions
• Two pin multiplexing groups: core flag pins and external port pins.
• DAI/DPI units work together with multiplexing logic provides sys-
tem design flexibility.
Pin Descriptions
Refer to the appropriate product data sheet for pin information, including
package pinouts for the currently available package options.
Register Overview
The following registers are used for processor reset, booting, and pin
multiplexing.
Software Reset Control Register (SYSCTL). Controls the software reset
mechanism.
Running Reset Control Register (RUNRSTCTL). Controls the function-
ality of the
RESETOUT
EP Control Register (EPCTL). Controls the memory chip selects for
AMI on the external port memory space during boot.
EP DMA control register (DMACx). Controls the receive configuration
for external boot DMA.
AMI Control Register (AMICTL1). Controls the AMI port configuration
for external port boot mode.
Link Port Control Register 0 (LCTL0). Controls the receive DMA for
linkport mode during boot.
SPI Control Register (SPICTL). Controls the configuration for SPI as
master or slave during SPI boot.
23-2
www.BDTIC.com/ADI
pin as running reset input.
ADSP-214xx SHARC Processor Hardware Reference

Advertisement

Table of Contents
loading

Table of Contents