Analog Devices SHARC ADSP-214 Series Hardware Reference Manual page 929

Table of Contents

Advertisement

Table A-66. MLB_CECRx Register Bit Descriptions for Asynchronous
and Control Channels (RW)
Bit
Name
7–0
CA
12–8
PCTH
15–13
Reserved
16
MASK0
17
MASK1
18
MASK2 (I/O)
18
MASK2 (DMA) Mask Buffer Done. When set, masks buffer done channel interrupts
19
MASK3 (I/O)
19
MASK3 (DMA) Mask Buffer Start. When set, masks buffer start channel interrupts for
ADSP-214xx SHARC Processor Hardware Reference
www.BDTIC.com/ADI
Description
Channel Address. These bits determine the channel address associated
with this logical channel. MLB channel address is 16 bits; bits 15–9
and LSB are always zero. Only bits 8–1 vary and they are defined by
MLB_CECRx bits 7–0.
Channel Address
00000001
0x0002
00000010
0x0004
00000011
0x0006
00000100
0x0008
.............
11111111
0x01FE
For further information on assigning the device address, refer to the
MLB specification.
Packet Count Threshold, I/O Mode. Software can program this field
with the number of packets to receive before generating an Rx
packet-count service request. This service request is generated indepen-
dent of, and in addition to, other service requests generated via the
standard buffer threshold mechanism. In DMA mode these bits are
reserved.
Mask Protocol Error. When set, masks protocol error channel inter-
rupts for this logical channel. This bit valid for all Rx channel types.
This is valid for asynchronous and control Tx channels only.
Mask Detect Break. When set, masks detect break channel interrupt
for this logical channel. This bit is valid for asynchronous and control
channels only.
Masks Receive Service Request. When set, masks Rx channel service
request interrupts for this logical channel.
for this logical channel.
Masks Transmit Service Request. When set, masks Tx channel service
request interrupts for this logical channel.
this logical channel.
Registers Reference
A-103

Advertisement

Table of Contents
loading

Table of Contents