Analog Devices SHARC ADSP-214 Series Hardware Reference Manual page 645

Table of Contents

Advertisement

Write Effect Latency
For details on write effect latency, see the SHARC Processor Programming
Reference.
SPI Effect Latency
After the SPI registers are configured the effect latency is 2
enable and 2
PCLK
Programming Model
The section describes which sequences of software steps are required to get
the peripheral working successfully.
Changing SPI Configuration
Programs should take the following precautions when changing SPI
configurations.
• The SPI configuration must not be changed during a data transfer.
• Change the clock polarity only when no slaves are selected.
• Change the SPI configuration when
operating as a master in a multislave system, and there are slaves
that require different data or clock formats, then the master SPI
should be disabled, reconfigured, and then re-enabled.
However, when an SPI communication link consists of:
1. A single master and a single slave,
2.
= 1 and
CPHASE
3. The slave's slave select input is tied low
ADSP-214xx SHARC Processor Hardware Reference
www.BDTIC.com/ADI
Serial Peripheral Interface Ports
cycles to disable.
= 0 for Master,
AUTOSDS
PCLK
= 0. For example, if
SPIEN
= 1 for slave
CPHASE
cycles to
15-29

Advertisement

Table of Contents
loading

Table of Contents