Analog Devices SHARC ADSP-214 Series Hardware Reference Manual page 717

Table of Contents

Advertisement

SRU Programming
The SRU (signal routing unit) needs to be programmed in order to con-
nect the UART signals to the output pins or connect the output of the
transmitter to the receiver. The UART signals need to be routed as shown
in
Table
20-2.
Table 20-2. UART Pin Descriptions
Internal Node
Input
UART0_RX_I
Outputs
UART0_TX_O
UART0_TX_PBEN_O
Register Overview
The processor provides a set of PC-style, industry-standard control and
status registers for the UART. These memory-mapped IOP registers are
byte-wide registers that are mapped as half-words with the most signifi-
cant byte zero-filled.
Line Control Register (UARTxLCR). Controls the format of the data
character frames. It selects word length, number of stop bits and parity.
Divisor Latch High/Low Register (UARTxDLL/UARTxDLH). Charac-
terize the UART bit rate. The divisor is split into the divisor latch low
byte (
) and the divisor latch high byte (
UARTxDLL
Mode Control Register (UARTxMODE). Controls packing and address
modes.
ADSP-214xx SHARC Processor Hardware Reference
www.BDTIC.com/ADI
DPI Group
SRU Register
Group A
SRU2_INPUT0
Group A, B
Group C
UART Port Controller
).
UARTxDLH
20-3

Advertisement

Table of Contents
loading

Table of Contents