Analog Devices SHARC ADSP-214 Series Hardware Reference Manual page 796

Table of Contents

Advertisement

Processor Booting
Master Header Information
The transfer is initiated by the transferring the necessary header informa-
tion on the interface (consisting of the read opcode and the starting
address of the block to be transferred, which is usually all zeros). The read
opcode is fixed as 0xC0 (LSBF format) and is 24-bits long. The 8-bits that
are received following the read opcode should be programmed to 0xA5
(see
Figure
23-4). If the 8-bits are not programmed to 0xA5 the master
boot transfer is aborted. The transfer continues until 384 x 32-bit words
have been transferred which may correspond to the loader program (just as
in the slave boot mode).
The loader tool of VisualDSP tools automatically includes the SPI
master header information (0xA5).
1. Default state of
2. Deasserting the
state and toggling the
3. Reading the read command 0x03 (MSBF format to match the
LSBF format) and address 0x00 from the slave device.
Unlike previous SHARC processors, the
three-stated for SPI master boot mode during reset.
23-14
www.BDTIC.com/ADI
signal high (out of reset).
SPICLK
signal (chip select) to the active low
SPI_FLG0_O
signal.
SPICLK
ADSP-214xx SHARC Processor Hardware Reference
pin (DPI pin 02) is
MOSI

Advertisement

Table of Contents
loading

Table of Contents