Analog Devices SHARC ADSP-214 Series Hardware Reference Manual page 724

Table of Contents

Advertisement

Data Transfer Types
latter clears the
address-detect and the data-ready interrupts. In non-packed mode,
when the address-detect interrupt is generated, it means that the
data is ready in the RBR buffer while in packed mode, this is not
the case.
Data Transfer Types
The UART is capable of transferring data using both the core and DMA.
Not that data packing is available using both data transfer types.
information, see "Data Packing" on page 20-8.
Data Buffers
The UART contains a single data buffer register for transmission and
reception. These buffers are described in the following sections.
Transmit Holding Registers (UARTTHR)
A write to the UART transmit holding register (
transmit operation. The data is moved to the internal transmit shift regis-
ter (
) where it is shifted out at a baud rate equal to
UARTTSR
/(16 × Divisor) with start, stop, and parity bits appended as required.
PCLK
All data words begin with a 1-to-0 transition start bit. The transfer of data
from the
UARTTHR
holding register empty status flag (
ister (
).
UARTLSR
This 32-bit write only register uses only 18-bits. The other bits are filled
with zeros during writes. In no-pack mode (default), only the lower byte is
used—all other bits are zero filled. However in pack mode, both the high
and low bytes are used
9-bit transmission mode. A write to the UART transmit holding register
20-10
www.BDTIC.com/ADI
bit. Reading the
DR
register to the transmit shift register sets the transmit
UARTTHRE
(Figure
20-3). The
ADSP-214xx SHARC Processor Hardware Reference
register clears both the
UARTRBR
) initiates the
UARTTHR
) in the UART line status reg-
bits are the ninth bit in
TX9Dx
For more

Advertisement

Table of Contents
loading

Table of Contents