Analog Devices SHARC ADSP-214 Series Hardware Reference Manual page 899

Table of Contents

Advertisement

Table A-40. PWMPOLx Register Bit Descriptions (RW) (Cont'd)
Bit
Name
2
PWM_POL1AH
3
PWM_POL0AH
4
PWM_POL1BL
5
PWM_POL0BL
6
PWM_POL1BH
7
PWM_POL0BH
15–8
Reserved
Period Registers (PWMPERIODx)
These 16-bit RW registers control the unsigned period of the four PWM
groups. This register is double buffered for double update mode. A change
in one half cycle of PWM switching period only takes effect in the next
half period.
Duty Cycle High Side Registers (PWMAx, PWMBx)
The 16-bit duty-cycle control registers (RW) directly control the A/B
(two's-complement) duty cycles of the two pairs of PWM signals.
ADSP-214xx SHARC Processor Hardware Reference
www.BDTIC.com/ADI
Registers Reference
Description
Channel AH Polarity 1.
0 = Channel AH polarity 0
1 = Channel AH polarity 1 (default)
Channel AH Polarity 0.
0 = Channel AHpolarity 0
1 = Channel AH polarity 1 (default)
Channel BL Polarity 1.
0 = Channel AL polarity 0
1 = Channel AL polarity 1 (default)
Channel BL Polarity 0.
0 = Channel AL polarity 0
1 = Channel AL polarity 1 (default)
Channel BH Polarity 1.
0 = Channel BH polarity 0
1 = Channel BH polarity 1 (default)
Channel BH Polarity 0.
0 = Channel BH polarity 0
1 = Channel BH polarity 1 (default)
A-73

Advertisement

Table of Contents
loading

Table of Contents