Analog Devices SHARC ADSP-214 Series Hardware Reference Manual page 881

Table of Contents

Advertisement

Table A-28. SDCTL Register Bit Descriptions (RW) (Cont'd)
Bit
Name
22
FMR
(WO)
23
SDBUF
26–24
SDTRCD
29–27
SDRAW
30
PGSZ 128
31
SDAD-
DRMODE
Control Status Register 0 (SDSTAT0)
The SDRAM control status register provides information on the state of
the SDC. This information can be used to determine when it is safe to
alter SDC control parameters or as a debug aid. This register is shown in
Figure A-24
and described in
ADSP-214xx SHARC Processor Hardware Reference
www.BDTIC.com/ADI
Description
Force Load Mode Register Command. This command performs a
load mode register command immediately.
0 = No effect
1 = Force MR
Pipeline Option with External Register Buffer.
0 = No buffer option
1 = External SDRAM CTL/ADDR control buffer enable
SDRAM tRCD Specification. RAS to CAS Delay is = 1–7 SDCLK
cycles. Based on the system clock frequency and the timing specifica-
tions of the SDRAM used. Programmed parameters apply to all four
banks in the external memory.
See the SDRAM data sheet.
Row Address Width.
000=8, 001=9
010=10, 011=11
100=12, 101=13
110=14, 111=15
Page Size of 128 Words. This bit allows programs to configure the
SDC for a page size of 128 words (7 bits) which supports most avail-
able 32 Mb SDRAMs.
0 = No effect, page size decided by SDCAW bits.
1 = Page size 128 words. Column width = 7 bits, override CAW set-
tings.
Select Address Mapping. This bit selects how data is stored in mem-
ory.
0 = Bank interleaving
1 = Page interleaving
Table
A-29.
Registers Reference
A-55

Advertisement

Table of Contents
loading

Table of Contents