Analog Devices SHARC ADSP-214 Series Hardware Reference Manual page 316

Table of Contents

Advertisement

FFT Accelerator
Vertical FFT cycles
Data and coefficient reads: 2N × 2 + 2V × 2
Butterfly computes: (Vlog2V) × H
Data writes: 2N × 1
Special Prod cycles
Data and coefficient reads: 2N × 2 + 4N × 2
Product compute: 2 × 4N/4
Data writes: 2N × 1
Horizontal FFT cycles
Data and coefficient reads: 2N × 2 + 2H × 2
Butterfly compute: (Hlog2H) × V
Data writes: 2N × 1
Debug Features
The following sections describe the debugging features available on the
accelerator.
Local Memory Access
Setting the
FFT_DBG
debug mode and allows all memory locations (coefficient and data mem-
ory) to be read and written indirectly, using
registers. The MSB bits of the
for the data or the coefficient memory.
Shadow Register
A shadow DMA status register,
register without modifying the status values.
6-20
www.BDTIC.com/ADI
bit in the
register puts the accelerator into
FFTCTL1
FFTDADDR
FFTSHDMASTAT
ADSP-214xx SHARC Processor Hardware Reference
and
FFTDADDR
FFTDDATA
register determines if the access is
, can read the DMA status

Advertisement

Table of Contents
loading

Table of Contents