Analog Devices SHARC ADSP-214 Series Hardware Reference Manual page 882

Table of Contents

Advertisement

ADSP-2147x, ADSP-2148x External Port Registers
SDPEND
SDRAM Pipeline Status
SDRS
SDRAM In Reset State
Figure A-24. SDSTAT0 Register
Table A-29. SDSTAT0 Register Bit Descriptions (RO)
Bit
0
1
2
3
5–4
6
15–7
A-56
www.BDTIC.com/ADI
15
14
13
12
11 10
9
8
Name
Description
SDCI
SDC Idle. This bit is set if the SDC is performing a com-
mand or auto-refresh. If no access, this bit is cleared.
0 = SDC idle
1 = SDC access
SDSRA
SDC Self-Refresh Mode. If set, controller is in self-refresh
mode .
0 = Non self-refresh mode (SDCKE pin high)
1 = Self-refresh mode (SDCKE pin low)
SDPUA
SDC Power-Up Active. If set, controller is in power-up
mode.
0 = Non power-up mode (SDPSS-bit cleared in SDCTL)
1 = Power-up mode (SDPSS-bit set in SDCTL)
SDRS
SDC Reset State. If set, power-up sequence occurred.
0 = No power-up sequence
1 = Power-up sequence occurred
Reserved
SDPEND
SDC Controller Pipeline Status.
0 = No access pending in controller pipeline
1 = Read/Write access pending in controller pipeline.
Reserved
ADSP-214xx SHARC Processor Hardware Reference
7
6
5
4
3
2
1
0
SDCI
SDRAM Controller Idle
SDSRA
SDRAM Self-Refresh Active
SDPUA
SDRAM Power-Up Active

Advertisement

Table of Contents
loading

Table of Contents