Register Overview; Clocking - Analog Devices SHARC ADSP-214 Series Hardware Reference Manual

Table of Contents

Advertisement

Register Overview

The FIR accelerator registers are described below.
Power Management Control Register (PMCTL1). Used for FIR acceler-
ator selection. Controls the clock power down to the module if not
required.
Control Registers (FIRCTLx). Used to configure the global parameters
for the accelerator. These include the number of channels, channel auto
iterate, DMA enable, and accelerator enable.
The
register is used to configure the channel specific parameters
FIRCTL2
such as filter TAP length, window size, sample rate conversion, up/down
sampling and ratio.
DMA Status Register (FIRDMASTAT). Provides the status of the FIR
accelerator operation. This information includes chain pointer loading,
coefficient DMA, data preload DMA, processing in progress, window pro-
cessing complete, and all channels processing complete.
MAC Status Register (FIRMACSTAT). Provides the status of MAC oper-
ation for all four multiply accumulators. In fixed-point mode, only the
(adder result infinity) is used, all other bits are reserved.
ARIx
Debug Control Register (FIRDEBUGCTL). Controls the debug mode
operation of the accelerator.

Clocking

The FIR accelerator runs at the maximum speed of the peripheral clock
frequency (f
PCLK
ADSP-214xx SHARC Processor Hardware Reference
www.BDTIC.com/ADI
).
FFT/FIR/IIR Hardware Modules
6-29

Advertisement

Table of Contents
loading

Table of Contents