Analog Devices SHARC ADSP-214 Series Hardware Reference Manual page 991

Table of Contents

Advertisement

Table A-86. SPCTLx Register Bit Descriptions (Packed and Multichannel)
(RW) (Cont'd)
Bit
Name
20
SDEN_B
21
SCHEN_B
22
Reserved
23
BHD
24
Reserved
25
SPTRAN
ADSP-214xx SHARC Processor Hardware Reference
www.BDTIC.com/ADI
Description
Enable Channel B Serial Port DMA.
0 = Disable serial port channel B DMA
1 = Enable serial port channel B DMA
Enable Channel B Serial Port DMA Chaining.
0 = Disable serial port channel B DMA chaining
1 = Enable serial port channel B DMA chaining
Buffer Hang Disable.
0 = Indicates a core stall. The core stalls when it tries to write to a full
transmit buffer or read an empty receive buffer FIFO.
1 = Ignore a core hang
Data Direction Control. This bit controls the data direction of the
serial port channel A and B signals.
When cleared (= 0) the SPORT is configured to receive on both chan-
nels A and B. When configured to receive, the RXSPxA and RXSPxB
buffers are activated, while the receive shift registers are controlled by
SPORTx_CLK and SPORTx_FS. The TXSPxA and TXSPxB buffers
are inactive.
When set (= 1) the SPORT is configured to transmit on both chan-
nels A and B. When configured to transmit, the TXSPxA and
TXSPxB buffers are activated, while the transmit shift registers are
controlled by SPORTx_CLK and SPORTx_FS. The RXSPxA and
RXSPxB buffers are inactive.
Registers Reference
A-165

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the SHARC ADSP-214 Series and is the answer not in the manual?

Table of Contents