Download Print this page

Freescale Semiconductor MPC8313E PowerQUICC II Pro Family Reference Manual page 277

Integrated
Hide thumbs Also See for MPC8313E PowerQUICC II Pro:

Advertisement

Bits
Name
26
eTSEC1 Wake-up event detected.
0 A wake-up event did not occur from this wake-up source.
1 A wake-up event occurred on eTSEC1. This wake-up event was caused by a detection of a Magic Packet
on the receive path of eTSEC1.
details. I If the corresponding PMCMR bit is set, the PMC will assert interrupt request to the PowerPC
core or external PME to the remote host, depending on the state of PMCCR1[PME_EN]. This bit can be
cleared by writing a 1 to the bit location (writing zero has no effect).
Note: This bit will not be affected by the wake-up event if the corresponding mask bit in PMCMR is cleared.
27
eTSEC2 Wake-up event detected.
0 A wake-up event did not occur from this wake-up source.
1 A wake-up event occurred on eTSEC2. This wake-up event was caused by a detection of a Magic Packet
on the receive path of eTSEC2. See
more details. I If the corresponding PMCMR bit is set, the PMC will assert interrupt request to the
PowerPC core or external PME to the remote host, depending on the state of PMCCR1[PME_EN]. This
bit can be cleared by writing a 1 to the bit location (writing zero has no effect).
Note: This bit will not be affected by the wake-up event if the corresponding mask bit in PMCMR is cleared.
28
TIMER
Wake-up event detected.
0 A wake-up event did not occur from this wake-up source.
1 A wake-up event occurred on General Purpose Timer 1. This wake up event was caused by a detection
of match between timer current value and timer reference value of the fourth 16 bit unit of GTM1. See
Section 5.7, "General-Purpose Timers
the PMC will assert interrupt request to the PowerPC core or external PME to the remote host,
depending on the state of PMCCR1[PME_EN]. This bit can be cleared by writing a 1 to the bit location
(writing zero has no effect).
Note: This bit will not be affected by the wake-up event if the corresponding mask bit in PMCMR is cleared.
29
INT1
Wake-up event detected.
0 A wake-up event did not occur from this wake-up source.
1 A wake-up event occurred on external interrupt request 1. This wake-up event was caused by a detection
of an active state of the IRQ1 external pin. If the corresponding PMCMR bit is set, the PMC will assert
interrupt request to the PowerPC core or external PME to the remote host, depending on the state of
PMCCR1[PME_EN]. This bit can be cleared by writing a 1 to the bit location (writing zero has no effect).
Note: This bit will not be affected by the wake-up event if the corresponding mask bit in PMCMR is cleared.
30
INT2
Wake-up event detected.
0 A wake-up event did not occur from this wake-up source.
1 A wake-up event occurred on external interrupt request 2. This wake-up event was caused by a detection
of an active state of the IRQ2 external pin. If the corresponding PMCMR bit is set, the PMC will assert
interrupt request to the PowerPC core or external PME to the remote host, depending on the state of
PMCCR1[PME_EN]. This bit can be cleared by writing a 1 to the bit location (writing zero has no effect).
Note: This bit will not be affected by the wake-up event if the corresponding mask bit in PMCMR is cleared.
31
PMCI
Power management controller interrupt.
When set, indicates that one of the following events has occurred:
• One of the unmasked wake-up events (bits 23–30) occurred and PMCCR1[PME_vPEN] is cleared, or
• PM current state (as indicated in PMCCR1[CURR_STATE]) is different than PM next state (as written to
PCIPMR1[Power_State] and indicated in PMCCR1[NEXT_STATE]) and PMCCR1[USE_STATE] is set,
or
• CSB platform is in low power mode and a new CSB bus request is detected
If PMCMR[PMCIE] is set, the PMC interrupt request to the PowerPC core is driven, causing the PowerPC
core to exit its low power state. PMCI can be cleared by writing a 1 to it (writing zero has no effect).
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
Freescale Semiconductor
Table 5-68. PMCER Bit Settings (continued)
SeeChapter 15, "Enhanced Three-Speed Ethernet Controllers,"
Chapter 15, "Enhanced Three-Speed Ethernet Controllers,"
(GTMs),"for more details. If the corresponding PMCMR bit is set,
Description
System Configuration
for more
for
5-69

Advertisement

loading

This manual is also suitable for:

Mpc8313 powerquicc ii pro