Texas Instruments OMAP5912 Reference Manual page 435

Multimedia processor device overview and architecture
Hide thumbs Also See for OMAP5912:
Table of Contents

Advertisement

Reset Architecture
Table 5.
Reset Sources for Peripherals (Continued)
Peripheral Name
µWire
||
HDQ/1-Wire
Camera I/F
||
PWT
PWL
LPG1
LPG2
OCP interconnect
||
Frame Buffer
OCP SWRST: Reset software done in corresponding module.
SWRST1: PER_EN (bit 0) in ARM_RSTC2 is cleared to 0.
§
SWRST2: Set ARM_RST (bit 0) in ARM_RSTCT1 and clear DSP_EN (bit 1) in ARM_RSTCT1.
SWRST3: DSP_PEREN (bit 0) in DSP_RSTCT2 is cleared to 0.
#
Warm reset: Source can be MPU_RST, global software reset, or 32-kHz watchdog time-out.
||
SW control via RESET_CONTROL register (see Table 51).
k
SW control via MOD_CONF_CTRL_1[23].
18
Initialization
HW Reset
Class 2 Modules
Cold reset/Warm
reset/ARM_WD/SWRS
T2/SWRST1
Cold reset/Warm
reset/ARM_WD/SWRS
T2/SWRST1
Cold reset/Warm
reset/ARM_WD/SWRS
T2/SWRST1
Cold reset/Warm
reset/ARM_WD/SWRS
T2/SWRST1
Cold reset/Warm
reset/ARM_WD/SWRS
T2/SWRST1
Cold reset/Warm
reset/ARM_WD/SWRS
T2/SWRST1
Cold reset/Warm
reset/ARM_WD/SWRS
T2/SWRST1
Cold reset/Warm
reset/ARM_WD/SWRS
T2/SWRST1
Cold reset/Warm
reset/ARM_WD/SWRS
T2/SWRST1
SW Reset
Wrapper/
Switch
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
Wrapper/Switch Reset
SPRU752B

Advertisement

Table of Contents
loading

Table of Contents