Operation In Simple I C Mode - Renesas RX100 Series User Manual

32-bit mcu
Hide thumbs Also See for RX100 Series:
Table of Contents

Advertisement

RX13T Group
23.7
Operation in Simple I
2
Simple I
C-bus format is composed of 8 data bits and an acknowledge bit. By continuing into a slave-address frame after
a start condition or restart condition, a master device is able to specify a slave device as the partner for communications.
The currently specified slave device remains valid until a new slave device is specified or a stop condition is satisfied.
The 8 data bits in all frames are transmitted in order from the MSB.
2
The I
C-bus format and timing of the I
7-bit address format transmission
S
SLA (7 bits)
1
7
7-bit address format reception
S
SLA (7 bits)
1
7
10-bit address format transmission
11110b + SLA
S
(2 bits)
1
7
10-bit address format reception
11110b + SLA
S
(2 bits)
1
7
2
Figure 23.45
I
C-bus Format
MSB
SSDAn
SSCLn
S
2
Figure 23.46
I
C-bus Timing (When SLA is 7 Bits)
S:
Indicates a start condition, i.e. the master device changing the level on the SSDAn line from the high to the low level while
the SSCLn line is at the high level.
SLA:
Indicates a slave address, by which the master device selects a slave device.
R/W#:
Indicates the direction of transfer (reception or transmission). The value 1 corresponds to transfer from the slave device
to the master device and 0 corresponds to transfer from the master device to the slave device.
A/A#:
Indicates an acknowledge bit. This is returned by the slave device for master transmission and by the master device for
master reception. Return of the low level indicates ACK and return of the high level indicates NACK.
Sr:
Indicates a restart condition, i.e. the master device changing the level on the SSDAn line from the high to the low level
while the SSCLn line is at the high level and after the setup time has elapsed.
DATA:
Indicates the data being received or transmitted.
P:
Indicates a stop condition, i.e. the master device changing the level on the SSDAn line from the low to the high level while
the SSCLn line is at the high level.
R01UH0822EJ0100 Rev.1.00
Jul 31, 2019
2
C Mode
2
C-bus are shown in Figure 23.45 and Figure 23.46 .
W#
A
DATA (8 bits)
A
1
1
8
1
n (n = 1 or larger)
R
A
DATA (8 bits)
A
1
1
8
1
n (n = 1 or larger)
W#
A
SLA (8 bits)
A
1
1
8
1
W#
A
SLA (8 bits)
A
1
1
8
1
LSB
D7-D1
D0
1-7
8
9
SLA
R/W#
A
23. Serial Communications Interface (SCIg, SCIh)
A/A#
P
1
1
A#
P
1
1
DATA (8 bits)
A
8
1
n (n = 1 or larger)
11110b + SLA
Sr
R
A
(2 bits)
1
7
1
1
D7-D1
D0
1-7
8
9
DATA
A
n: Number of transfer frames
: Master device  Slave device
: Slave device  Master device
A/A#
P
1
1
DATA (8 bits)
A
8
1
n (n = 1 or larger)
D7-D1
D0
1-7
8
9
DATA
A
Page 679 of 1041
A#
P
1
1
P

Advertisement

Table of Contents
loading

Table of Contents