List of figures
RM0400
Figure 353. Test Channel Injected Conversion Mask Register (TCJCMR) . . . . . . . . . . . . . . . . . . . . . 793
Figure 354. Test Channels Watchdog Select Registers 0-3 (TCWSELR0-TCWSELR3). . . . . . . . . . 794
Figure 355. Test Channel Watchdog Enable Register (TCWENR) . . . . . . . . . . . . . . . . . . . . . . . . . . . 795
Figure 356. Test Channel Analog Watchdog Out of Range Register (TCAWORR) . . . . . . . . . . . . . . 796
Figure 357. Test Channel Connection with Analog Pin Registers 0-7 (TCCAPR0-TCCAPR7) . . . . . 797
Figure 358. Test Channel Data Registers (TCDR96-TCDR127) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 799
Figure 360. Decimation Filter Module Configuration Register (DECFILTER_MCR) . . . . . . . . . . . . . . 810
Figure 361. Decimation Filter Status Register (DECFILTER_MSR) . . . . . . . . . . . . . . . . . . . . . . . . . . 813
Figure 362. Decimation Filter Extended Configuration Register (DECFILTER_MXCR) . . . . . . . . . . . 816
Figure 364. Decimation Filter Interface Input Buffer register (DECFILTER_IB). . . . . . . . . . . . . . . . . . 821
Figure 365. Decimation Filter Interface Output Buffer register (DECFILTER_OB) . . . . . . . . . . . . . . . 822
Figure 366. Decimation Filter Coefficient n register (DECFILTER_COEFn) . . . . . . . . . . . . . . . . . . . . 822
Figure 367. Decimation Filter TAPn Register (DECFILTER_TAPn) . . . . . . . . . . . . . . . . . . . . . . . . . . 823
Figure 368. Decimation Filter Final Integration Value register (DECFILTER_FINTVAL). . . . . . . . . . . 824
Figure 369. Decimation Filter Final Integration Count Value register (DECFILTER_FINTCNT) . . . . . 825
Figure 370. Decimation Filter Current Integration Value Register (DECFILTER_CINTVAL). . . . . . . . 825
Figure 371. Decimation Filter Current Integration Count Value register (DECFILTER_CINTCNT) . . . 826
Figure 372. 1 x 4 Poles IIR Filter Functional Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 829
Figure 375. Convergent Rounding Methodology . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 832
Figure 376. Digital output behavior with temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 843
Figure 377. Temperature formula . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 844
Figure 378. Calibration Points . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 845
Figure 379. STM Control Register (STM_CR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 847
Figure 380. STM Count Register (STM_CNT) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 848
Figure 381. STM Channel Control Register (STM_CCRn) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 849
Figure 382. STM Channel Interrupt Register (STM_CIRn) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 849
Figure 383. STM Channel Compare Register (STM_CMPn). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 850
Figure 384. SWT Control Register (SWT_CR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 852
Figure 385. SWT Interrupt Register (SWT_IR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 854
Figure 386. SWT Time-Out Register (SWT_TO) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 854
Figure 387. SWT Window Register (SWT_WN) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 855
Figure 388. SWT Service Register (SWT_SR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 855
Figure 389. SWT Counter Output Register (SWT_CO) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 856
Figure 390. SWT Service Key Register (SWT_SK) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 856
Figure 392. Block diagram of the PIT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 859
Figure 394. PIT Upper Lifetime Timer Register (PITx_LTMR64H) . . . . . . . . . . . . . . . . . . . . . . . . . . . 862
Figure 395. PIT Lower Lifetime Timer Register (PITx_LTMR64L). . . . . . . . . . . . . . . . . . . . . . . . . . . . 863
Figure 396. PIT Module x Timer Load Value Register n (PITx_LDVALn) . . . . . . . . . . . . . . . . . . . . . . 863
Figure 397. PIT Module x Current Timer Value Register n (PITx_CVALn) . . . . . . . . . . . . . . . . . . . . . 864
Figure 398. Timer Control Register (PITx_TCTRLn) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 864
Figure 399. Timer Flag Register n (PITx_TFLGn) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 865
Figure 400. Stopping and starting a timer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 866
Figure 401. Modifying running timer period . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 866
Figure 402. Dynamically setting a new load value . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 867
Figure 403. GTMDI block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 871
74/2058
DocID027809 Rev 4
Need help?
Do you have a question about the SPC572L series and is the answer not in the manual?
Questions and answers