Table 5.7 Interrupts Selected In Each Interrupt Control Mode - Renesas H8S Series Hardware Manual

16-bit single-chip microcomputer
Hide thumbs Also See for H8S Series:
Table of Contents

Advertisement

(1) Interrupt Acceptance Control and 3-Level Control
In interrupt control modes 0 and 1, interrupt acceptance control and 3-level mask control is
performed by means of the I and UI bits in CCR and ICR (control level).
Table 5.7 shows the interrupts selected in each interrupt control mode.
Table 5.7
Interrupts Selected in Each Interrupt Control Mode
Interrupt Control Mode I
0
1
[Legend]
*:
Don't care
(2) Default Priority Determination
The priority is determined for the selected interrupt, and a vector number is generated.
If the same value is set for ICR, acceptance of multiple interrupts is enabled, and so only the
interrupt source with the highest priority according to the preset default priorities is selected and
has a vector number generated.
Interrupt sources with a lower priority than the accepted interrupt source are held pending.
Table 5.8 shows operations and control signal functions in each interrupt control mode.
Interrupt Mask Bits
UI
0
*
1
*
0
*
1
0
1
Selected Interrupts
All interrupts (interrupt control level 1 has
priority)
NMI and address break interrupts
All interrupts (interrupt control level 1 has
priority)
NMI, address break, and interrupt control level 1
interrupts
NMI and address break interrupts
Rev. 3.00 Jul. 14, 2005 Page 111 of 986
Section 5 Interrupt Controller
REJ09B0098-0300

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8s/2100 seriesH8s/2114rR4f2114r

Table of Contents