Dtc Mode Register A (Mra) - Renesas H8S Series Hardware Manual

16-bit single-chip microcomputer
Hide thumbs Also See for H8S Series:
Table of Contents

Advertisement

Section 7 Data Transfer Controller (DTC)
7.2.1

DTC Mode Register A (MRA)

MRA selects the DTC operating mode.
Bit
Bit Name
Initial Value
7
SM1
Undefined
6
SM0
Undefined
5
DM1
Undefined
4
DM0
Undefined
3
MD1
Undefined
2
MD0
Undefined
1
DTS
Undefined
0
Sz
Undefined
[Legend]
Don't care
*:
Rev. 3.00 Jul. 14, 2005 Page 138 of 986
REJ09B0098-0300
R/W Description
Source Address Mode 1, 0
These bits specify an SAR operation after a data transfer.
0*: SAR is fixed
10: SAR is incremented after a transfer
(by +1 when Sz = 0, by +2 when Sz = 1)
11: SAR is decremented after a transfer
(by –1 when Sz = 0, by –2 when Sz = 1)
Destination Address Mode 1, 0
These bits specify a DAR operation after a data transfer.
0*: DAR is fixed
10: DAR is incremented after a transfer
(by +1 when Sz = 0, by +2 when Sz = 1)
11: DAR is decremented after a transfer
(by –1 when Sz = 0, by –2 when Sz = 1)
DTC Mode
These bits specify the DTC transfer mode.
00: Normal mode
01: Repeat mode
10: Block transfer mode
11: Setting prohibited
DTC Transfer Mode Select
Specifies whether the source side or the destination side
is set to be a repeat area or block area in repeat mode or
block transfer mode.
0: Destination side is repeat area or block area
1: Source side is repeat area or block area
DTC Data Transfer Size
Specifies the size of data to be transferred.
0: Byte-size transfer
1: Word-size transfer

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8s/2100 seriesH8s/2114rR4f2114r

Table of Contents