Figure 16.13 Sample Flowchart For Operations In Master Receive Mode (Receiving Multiple Bytes) (Wait = 1) - Renesas H8S Series Hardware Manual

16-bit single-chip microcomputer
Hide thumbs Also See for H8S Series:
Table of Contents

Advertisement

2
Section 16 I
C Bus Interface (IIC)
Figure 16.13 Sample Flowchart for Operations in Master Receive Mode
Rev. 3.00 Jul. 14, 2005 Page 546 of 986
REJ09B0098-0300
Master receive mode
Set TRS = 0 in ICCR
Set ACKB = 0 in ICSR
Set HNDS = 0 in ICXR
Clear IRIC flag in ICCR
Set WAIT = 1 in ICMR
Read ICDR
Read IRIC flag in ICCR
No
IRIC = 1?
Yes
No
IRTR = 1?
Yes
Yes
Last receive?
No
Read ICDR
Clear IRIC flag in ICCR
Set ACKB = 1 in ICSR
Wait for one clock pulse
Set TRS = 1 in ICCR
Read ICDR
Clear IRIC flag in ICCR
Read IRIC flag in ICCR
No
IRIC=1?
Yes
Yes
IRTR=1?
No
Clear IRIC flag in ICCR
Set WAIT = 0 in ICMR
Clear IRIC flag in ICCR
Read ICDR
Set BBSY= 0 and SCP= 0
in ICCR
End
(receiving multiple bytes) (WAIT = 1)
[1] Select receive mode.
[2] Start receiving. The first read
is a dummy read.
[3] Wait for a receive wait
(Set IRIC at the fall of the 8th clock) or,
Wait for 1 byte to be received
(Set IRIC at the rise of the 9th clock)
[4] Determine end of reception
[5] Read the receive data.
[6] Clear IRIC flag.
(to end the wait insertion)
[7] Set acknowledge data for the last reception.
[8] Wait for TRS setting
[9] Set TRS for stop condition issuance
[10] Read the receive data.
[11] Clear IRIC flag.
[12] Wait for a receive wait
(Set IRIC at the fall of the 8th clock) or,
Wait for 1 byte to be received
(Set IRIC at the rise of the 9th clock)
[13] Determine end of reception
[14] Clear IRIC.
(to end the wait insertion)
[15] Clear wait mode.
Clear IRIC flag.
( IRIC flag should be cleared to 0
after setting WAIT = 0.)
[16] Read the last receive data.
[17] Generate stop condition

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8s/2100 seriesH8s/2114rR4f2114r

Table of Contents