Dtc Mode Register A (Mra) - Renesas H8S/2158 User Manual

16-bit single-chip microcomputer h8s family/h8s/2100 series
Table of Contents

Advertisement

• DTC enable registers (DTCER)
• DTC vector register (DTVECR)
7.2.1

DTC Mode Register A (MRA)

MRA selects the DTC operating mode.
Bit
Bit Name
Initial Value
7
SM1
Undefined
6
SM0
Undefined
5
DM1
Undefined
4
DM0
Undefined
3
MD1
Undefined
2
MD0
Undefined
1
DTS
Undefined
R/W
Description
Source Address Mode 1, 0
These bits specify an SAR operation after a data
transfer.
0X: SAR is fixed
10: SAR is incremented after a transfer
(by +1 when Sz = 0, by +2 when Sz = 1)
11: SAR is decremented after a transfer
(by –1 when Sz = 0, by –2 when Sz = 1)
Destination Address Mode 1, 0
These bits specify a DAR operation after a data
transfer.
0X: DAR is fixed
10: DAR is incremented after a transfer
(by +1 when Sz = 0, by +2 when Sz = 1)
11: DAR is decremented after a transfer
(by –1 when Sz = 0, by –2 when Sz = 1)
DTC Mode
These bits specify the DTC transfer mode.
00: Normal mode
01: Repeat mode
10: Block transfer mode
11: Setting prohibited
DTC Transfer Mode Select
Specifies whether the source side or the destination
side is set to be a repeat area or block area in repeat
mode or block transfer mode.
0: Destination side is repeat area or block area
1: Source side is repeat area or block area
Section 7 Data Transfer Controller (DTC)
Rev. 3.00 Jan 25, 2006 page 147 of 872
REJ09B0286-0300

Advertisement

Table of Contents
loading

Table of Contents