Download Print this page

Conflict Between Timer Counter (Tcnt) Write And Increment - Renesas H8S Family Hardware Manual

Advertisement

Section 12 Watchdog Timer (WDT)
12.6.2

Conflict between Timer Counter (TCNT) Write and Increment

If a timer counter clock pulse is generated during the T
takes priority and the timer counter is not incremented. Figure 12.7 shows this operation.
φ
Address
Internal write signal
TCNT input clock
TCNT
Figure 12.7 Conflict between TCNT Write and Increment
12.6.3
Changing Values of CKS2 to CKS0 Bits
If CKS2 to CKS0 bits in TCSR are written to while the WDT is operating, errors could occur in
the incrementation. Software must stop the watchdog timer (by clearing the TME bit to 0) before
changing the values of CKS2 to CKS0 bits.
12.6.4
Changing Value of PSS Bit
If the PSS bit in TCSR_1 is written to while the WDT is operating, errors could occur in the
operation. Stop the watchdog timer (by clearing the TME bit to 0) before changing the values of
PSS bit.
Rev. 1.00 Mar. 12, 2008 Page 426 of 1178
REJ09B0403-0100
state of a TCNT write cycle, the write
2
TCNT write cycle
T 1
T 2
N
Counter write data
M

Advertisement

loading

This manual is also suitable for:

R4f2472R4f2462H8s/2462H8s/2400 seriesH8s/2472