Download Print this page

Initialization Of The Scif - Renesas H8S Family Hardware Manual

Advertisement

Section 15 Serial Communication Interface with FIFO (SCIF)
15.4.3

Initialization of the SCIF

(1)
Initialization of the SCIF
Use an example of the flowchart in figure 15.3 to initialize the SCIF before transmitting or
receiving data.
Start initialization
Clear module stop
Set DLAB bit in FLCR to 1
Set FDLH and FDLL
Clear DLAB bit in FLCR to 0
Set data transfer format in FLCR
FIFOs used?
Set interrupt enable bits in FIER
End of Initialization
Rev. 1.00 Mar. 12, 2008 Page 528 of 1178
REJ09B0403-0100
Set SCIFCR
Yes
No
Figure 15.3 Example of Initialization Flowchart
[1]
Select an input clock with the CKSEL1 and
CKSEL0 bits in SCIFCR. Set the SCIF input/
output pins with the SCIFOE1 and SCIFOE0
bits in SCIFCR.
[2]
Set the DLAB bit in FLCR to 1 to enable
[1]
access to FDLL and FDLH.
[3]
The initial value of FDLL and FDLH is 0.
[2]
Set a value within the range from 1 to 65535.
Clear the DLAB bit in FLCR to 0 to disable
[4]
[3]
access to FDLL and FDLH.
[4]
[5]
Select parity with the EPS and PEN bits in
FLCR, and set the stop bit with the STOP bit
in FLCR. Then, set the data length with the
[5]
CLS1 and CLS0 bits in FLCR.
Set FIFOE bit in FFCR to 1
Set receive FIFO trigger level in FFCR
Set XMITFRST and RCVRFRST bits
in FFCR to 1 to reset FIFOs
When FIFOs are used, set the FIFOE bit in
[6]
FFCR to 1.
[9]
[7]
Set the receive FIFO trigger level with the
RCVRTRIG1 and RCVRTRIG0 bits in FFCR.
[8]
Set the XMITFRST and RCVRFRST bits in
FFCR to 1 to reset the FIFOs.
[9]
Enable or disable an interrupt with the
EDSSI, ELSI, ETBEI, and ERBFI bits in
FIER and the OUT2 bit in FMCR.
[6]
[7]
[8]

Advertisement

loading

This manual is also suitable for:

R4f2472R4f2462H8s/2462H8s/2400 seriesH8s/2472