Download Print this page

Interrupt Sources - Renesas H8S Family Hardware Manual

Advertisement

15.5

Interrupt Sources

Table 15.8 lists the interrupt sources. A common interrupt vector is assigned to each interrupt
source.
When the LPC uses the SCIF, the LPC does not request any interrupts to be sent to the H8S CPU.
The SERIRQ signal of the LPC interface transmits an interrupt request to the host.
Table 15.8 Interrupt Sources
Interrupt Name
Receive line status
Receive data ready
Character timeout
(when FIFO is enabled)
FTHR empty
Modem status
Table 15.9 shows the interrupt source, vector address, and interrupt priority.
Table 15.9 Interrupt Source, Vector Address, and Interrupt Priority
Interrupt
Origin of Interrupt Source
SCIF
15.6
Usage Note
15.6.1
Power-Down Mode When LCLK is Selected for SCLK
To switch to software standby mode when LCLK divided by 18 has been selected for SCLK, use
the shutdown function of the LPC interface to stop LCLK.
Section 15 Serial Communication Interface with FIFO (SCIF)
Interrupt Source
Overrun error, parity error, framing error, break interrupt
Acceptance of receive data, FIFO trigger level
No data is input to or output from the receive FIFO for the 4-
character time period while one or more characters remain in
the receive FIFO.
FTHR empty
CTS, DSR, RI, DCD
Interrupt Name
SCIF (SCIF interrupt)
Vector
Vector
Number
Address
82
H'000148
Rev. 1.00 Mar. 12, 2008 Page 539 of 1178
Priority
High
Low
ICR
ICRC7
REJ09B0403-0100

Advertisement

loading

This manual is also suitable for:

R4f2472R4f2462H8s/2462H8s/2400 seriesH8s/2472