Download Print this page

Etherc Mode Register (Ecmr) - Renesas H8S Family Hardware Manual

Advertisement

20.3.1

EtherC Mode Register (ECMR)

ECMR is a 32-bit readable/writable register and specifies the operating mode of the Ethernet
controller. The settings in this register are normally made in the initialization process following a
reset.
The operating mode setting must not be changed while the transmitting and receiving functions
are enabled. To switch the operating mode, return the EtherC and E-DMAC to their initial states
by means of the SWR bit in EDMR before making settings again.
Bit
Bit Name
31 to 20
19
ZPF
18
PFR
17
RXF
Initial
Value
R/W
All 0
R
0
R/W
0
R/W
0
R/W
Section 20 Ethernet Controller (EtherC)
Description
Reserved
These bits are always read as 0. The initial value
should not be changed.
0-Time PAUSE Frame Use Enable
0: Disables PAUSE frame control in which the TIME
parameter is 0.
The next frame is transmitted after the time
indicated by the Timer value has elapsed. When the
EtherC receives a PAUSE frame with the time
indicated by the Timer value set to 0, the PAUSE
frame is discarded.
1: Enables PAUSE frame control in which the TIME
parameter is 0.
A PAUSE frame with the Timer value set to 0 is
transmitted when the number of data in the receive
FIFO is less than the FCFTR value before the time
indicated by the Timer value has not elapsed. When
the EtherC receives a PAUSE frame with the time
indicated by the Timer value set to 0, the transmit
wait state is canceled.
PAUSE Frame Receive Mode
0: PAUSE frame is not transferred to the E-DMAC
1: PAUSE frame is transferred to the E-DMAC
Receive Flow Control Operating Mode
0: PAUSE frame detection function is disabled
1: Receive flow control function is enabled
Rev. 1.00 Mar. 12, 2008 Page 761 of 1178
REJ09B0403-0100

Advertisement

loading

This manual is also suitable for:

R4f2472R4f2462H8s/2462H8s/2400 seriesH8s/2472