Download Print this page

Wait State Control Register (Wscr) - Renesas H8S Family Hardware Manual

Advertisement

Section 6 Bus Controller (BSC)
6.3.3

Wait State Control Register (WSCR)

WSCR is used to specify the data bus width, the number of access states, the wait mode, and the
number of wait states for access to external address spaces (basic extended area and 256-Kbyte
extended area). The bus width and the number of access states for internal memory and internal
I/O registers are fixed regardless of the WSCR settings.
Bit
Bit Name
7
ABW256
6
AST256
5
ABW
Rev. 1.00 Mar. 12, 2008 Page 112 of 1178
REJ09B0403-0100
Initial
Value
R/W
Description
1
R/W
256-Kbyte Extended Area Bus Width Control
Selects the bus width for access to the 256-Kbyte
extended area when the CS256E bit in SYSCR is set to 1.
0: 16-bit bus
1: 8-bit bus
1
R/W
256-Kbyte Extended Area Access State Control
Selects the number of states for access to the 256-Kbyte
extended area when the CS256E bit in SYSCR is set to 1.
This bit also enables or disables wait-state insertion.
[ADMXE = 0] Normal extension
0: 2-state access space. Wait state insertion disabled
1: 3-state access space. Wait state insertion enabled
[ADMXE = 1] Address-data multiplex extension
0: 2-state data access space. Wait state insertion disabled
1: 3-state data access space. Wait state insertion enabled
1
R/W
Basic Extended Area Bus Width Control
Selects the bus width for access to the basic extended
area.
0: 16-bit bus
1: 8-bit bus
When the CS256E bit in SYSCR is set to 1, this bit setting
is ignored in access to the 256-Kbyte extended area.

Advertisement

loading

This manual is also suitable for:

R4f2472R4f2462H8s/2462H8s/2400 seriesH8s/2472