Download Print this page

Renesas H8S Family Hardware Manual page 650

Advertisement

2
Section 18 I
C Bus Interface (IIC)
Bit
Bit Name
1
IRIC
Note:
* Only 0 can be written to clear the flag.
Rev. 1.00 Mar. 12, 2008 Page 602 of 1178
REJ09B0403-0100
Initial
Value
R/W
Description
1
0
R/(W)*
At the end of data transfer in clock synchronous serial
format (rise of the 8th transmit/receive clock)
When a start condition is detected with serial format
selected
When a condition occurs in which the ICDRE or ICDRF
flag is set to 1.
When a start condition is detected in transmit mode
(when a start condition is detected and the ICDRE flag
is set to 1)
When transmitting the data in the ICDR register buffer
(when data is transferred from ICDRT to ICDRS in
transmit mode and the ICDRE flag is set to 1, or data
is transferred from ICDRS to ICDRR in receive mode
and the ICDRF flag is set to 1.)
[Clearing conditions]
When 0 is written in IRIC after reading IRIC = 1
When ICDR is accessed by DTC * (This may not be a
clearing condition. For details, see the description of
the DTC operation on the next page.

Advertisement

loading

This manual is also suitable for:

R4f2472R4f2462H8s/2462H8s/2400 seriesH8s/2472