Download Print this page

Renesas H8S Family Hardware Manual page 707

Advertisement

SCL
SDA
IRIC
Figure 18.32 IRIC Flag Clearing Timing When WAIT = 1
Note: This restriction on usage can be canceled by setting the FNC1 and FNC0 bits to B'11 in
ICXR.
11. Note on ICDR register read and ICCR register access in slave transmit mode
2
In I
C bus interface slave transmit mode, do not read ICDR or do not read/write from/to ICCR
during the time shaded in figure 18.33. However, such read and write operations source no
problem in interrupt handling processing that is generated in synchronization with the rising
edge of the 9th clock pulse because the shaded time has passed before making the transition to
interrupt handling.
To handle interrupts securely, be sure to keep either of the following conditions.
 Read ICDR data that has been received so far or read/write from/to ICCR before starting
the receive operation of the next slave address.
 Monitor the BC2 to BC0 counter in ICMR; when the count is B'000 (8th or 9th clock
pulse), wait for at least two transfer clock times in order to read ICDR or read/write from/to
ICCR during the time other than the shaded time.
Secures a high period
VIH
SCL = low detected
[1] SCL = low determination
Section 18 I
[2] IRIC clear
Rev. 1.00 Mar. 12, 2008 Page 659 of 1178
2
C Bus Interface (IIC)
REJ09B0403-0100

Advertisement

loading

This manual is also suitable for:

R4f2472R4f2462H8s/2462H8s/2400 seriesH8s/2472