Download Print this page

Basic Instruction Formats - Renesas H8S Family Hardware Manual

Advertisement

Section 2 CPU
2.6.2

Basic Instruction Formats

The H8S/2600 CPU instructions consist of 2-byte (1-word) units. An instruction consists of an
operation field (op field), a register field (r field), an effective address extension (EA field), and a
condition field (cc).
Figure 2.11 shows examples of instruction formats.
• Operation Field
Indicates the function of the instruction, the addressing mode, and the operation to be carried
out on the operand. The operation field always includes the first four bits of the instruction.
Some instructions have two operation fields.
• Register Field
Specifies a general register. Address registers are specified by 3 bits, and data registers by 3
bits or 4 bits. Some instructions have two register fields. Some have no register field.
• Effective Address Extension
8, 16, or 32 bits specifying immediate data, an absolute address, or a displacement.
• Condition Field
Specifies the branching condition of Bcc instructions.
(1) Operation field only
(2) Operation field and register fields
(3) Operation field, register fields, and effective address extension
(4) Operation field, effective address extension, and condition field
Rev. 1.00 Mar. 12, 2008 Page 50 of 1178
REJ09B0403-0100
op
op
op
EA(disp)
op
cc
Figure 2.11 Instruction Formats (Examples)
NOP, RTS, etc.
r m
r n
ADD.B Rn, Rm, etc.
r n
r m
MOV.B @(d:16, Rn), Rm, etc.
EA(disp)
BRA d:16, etc.

Advertisement

loading

This manual is also suitable for:

R4f2472R4f2462H8s/2462H8s/2400 seriesH8s/2472