NXP Semiconductors MC9S08SU16 Reference Manual page 153

Table of Contents

Advertisement

Source Form
Operation
SWI
Software Interrupt
TAP
Transfer Accumulator
to CCR
TAX
Transfer Accumulator
to X (Index Register
TPA
Transfer CCR to
Accumulator
TST opr8a
TSTA
TSTX
Test for Negative or
TST oprx8,X
TST ,X
TST oprx8,SP
TSX
Transfer SP to Index
Register
TXA
Transfer X (Index Reg.
Low) to Accumulator
TXS
Transfer Index
Register to SP
WAIT
Enable Interrupts Wait
for Interrupt
NXP Semiconductors
Table 10-3. Instruction Set Summary (continued)
Description
SP ← (SP) – 0x0001
Push (CCR)
SP ← (SP) – 0x0001 I ←
1
PCH ← Interrupt Vector
High Byte
PCL ← Interrupt Vector
Low Byte
CCR ← (A)
X ← (A)
Low)
A ← (CCR)
(M) – 0x00
(A) – 0x00
(X) – 0x00
(M) – 0x00
Zero
(M) – 0x00
(M) – 0x00
H:X ← (SP) + 0x0001
A ← (X)
SP ← (H:X) – 0x0001
I bit ← 0, Halt CPU
MC9S08SU16 Reference Manual, Rev. 5, 4/2017
Chapter 10 Central processor unit
Effect on CCR
Address
V H
I
N Z C
Mode
1
INH
INH
INH
INH
0
DIR
0
INH
0
INH
0
IX1
0
IX
0
SP1
INH
INH
INH
0
INH
83
11
84
1
97
1
85
1
3D
dd
4
4D
1
5D
1
6D
ff
4
7D
3
9E6D
ff
5
95
2
9F
1
94
2
8F
3+
153

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mc9s08su16vfkMc9s08su8vfk

Table of Contents