Freescale Semiconductor MPC8313E Family Reference Manual page 447

Powerquicc ii pro integrated processor
Hide thumbs Also See for MPC8313E:
Table of Contents

Advertisement

Table 9-34
summarizes the refresh types available in each power-saving mode.
Table 9-34. DDR SDRAM Power-Saving Modes Refresh Configuration
Note that in the absence of refresh support, system software must preserve DDR SDRAM data (such as by
copying the data to disk) before entering the power-saving mode.
The dynamic power-saving mode uses the CKE DDR SDRAM pin to dynamically power down when there
is no system memory activity. The CKE pin is negated when both of the following conditions are met:
No memory refreshes are scheduled
No memory accesses are scheduled
CKE is reasserted when a new access or refresh is scheduled or the dynamic power mode is disabled. This
mode is controlled with DDR_SDRAM_CFG[DYN_PWR_MGMT].
Dynamic power management mode offers tight control of the memory system's power consumption by
trading power for performance through the use of CKE. Powering up the DDR SDRAM when a new
memory reference is scheduled causes an access latency penalty, depending on whether active or precharge
powerdown is used, along with the settings of TIMING_CFG_0[ACT_PD_EXIT] and
TIMING_CFG_0[PRE_PD_EXIT]. A penalty of 1 cycle is shown in
Mem Bus Clock
MPC8313E PowerQUICC II Pro Integrated Processor Family Reference Manual, Rev. 3
Freescale Semiconductor
Power Saving Mode
Sleep
CKE
COMMAND
NOP
Figure 9-31. DDR SDRAM Power-Down Mode
Refresh Type
SREN
Self
1
None
Figure
NOP
DDR Memory Controller
9-31.
ACT
9-49

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mpc8313

Table of Contents