Timer Control Register (Tcr) - Renesas H8/3067 Series User Manual

Renesas 16-bit single-chip microcomputer
Hide thumbs Also See for H8/3067 Series:
Table of Contents

Advertisement

10.2.4

Timer Control Register (TCR)

Bit
7
CMIEB
Initial value
0
Read/Write
R/W
TCR is an 8-bit readable/writable register that selects the input clock source and the time at which
TCNT is cleared, and enables interrupts.
TCR is initialized to H'00 by a reset and in standby mode.
For the timing, see section 10.4, Operation.
Bit 7—Compare Match Interrupt Enable B (CMIEB): Enables or disables the CMIB interrupt
request when the CMFB flag is set to 1 in TCSR.
Bit 7
CMIEB
Description
0
CMIB interrupt requested by CMFB is disabled
1
CMIB interrupt requested by CMFB is enabled
Bit 6—Compare Match Interrupt Enable A (CMIEA): Enables or disables the CMIA interrupt
request when the CMFA flag is set to 1 in TCSR.
Bit 6
CMIEA
Description
0
CMIA interrupt requested by CMFA is disabled
1
CMIA interrupt requested by CMFA is enabled
Bit 5—Timer Overflow Interrupt Enable (OVIE): Enables or disables the OVI interrupt
request when the OVF flag is set to 1 in TCSR.
Bit 5
OVIE
Description
0
OVI interrupt requested by OVF is disabled
1
OVI interrupt requested by OVF is enabled
6
5
CMIEA
OVIE
CCLR1
0
0
R/W
R/W
R/W
4
3
2
CCLR0
CKS2
0
0
0
R/W
R/W
Rev. 4.00 Jan 26, 2006 page 405 of 938
Section 10 8-Bit Timers
1
0
CKS1
CKS0
0
0
R/W
R/W
(Initial value)
(Initial value)
(Initial value)
REJ09B0276-0400

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8/3067H8/3066H8/3065H8/3067rf

Table of Contents