Basic Bus Control Signal Timing - Renesas H8/3067 Series User Manual

Renesas 16-bit single-chip microcomputer
Hide thumbs Also See for H8/3067 Series:
Table of Contents

Advertisement

Section 6 Bus Controller
6.4.5

Basic Bus Control Signal Timing

8-Bit, Three-State-Access Areas
Figure 6.9 shows the timing of bus control signals for an 8-bit, three-state-access area. The upper
) is used in accesses to these areas. The LWR pin is always high. Wait states can
data bus (D
to D
15
8
be inserted.
Address bus
Read access
Write access
Note: n = 7 to 0
Figure 6.9 Bus Control Signal Timing for 8-Bit, Three-State-Access Area
Rev. 4.00 Jan 26, 2006 page 156 of 938
REJ09B0276-0400
T
φ
CS
n
AS
RD
D
to D
15
8
D
to D
7
0
HWR
LWR
High
D
to D
15
8
D
to D
7
0
Bus cycle
T
1
2
External address in area n
Valid
Undetermined data
T
3
Valid
Invalid

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8/3067H8/3066H8/3065H8/3067rf

Table of Contents