Timer Control Register (Tcr) - Renesas H8SX/1650 Hardware Manual

Renesas 32-bit cisc microcomputer h8sx family / h8sx/1600 series
Table of Contents

Advertisement

Section 9 16-Bit Timer Pulse Unit (TPU)
9.3.1

Timer Control Register (TCR)

TCR controls the TCNT operation for each channel. The TPU has a total of six TCR registers, one
for each channel. TCR register settings should be made only while TCNT operation is stopped.
Bit
7
Bit Name
CCLR2
Initial Value
0
R/W
R/W
Bit
Bit Name
7
CCLR2
6
CCLR1
5
CCLR0
4
CKEG1
3
CKEG0
2
TPSC2
1
TPSC1
0
TPSC0
Rev.2.00 Jun. 28, 2007 Page 312 of 666
REJ09B0311-0200
6
5
CCLR1
CCLR0
0
0
R/W
R/W
Initial
Value
R/W
Description
0
R/W
Counter Clear 2 to 0
0
R/W
These bits select the TCNT counter clearing source. See
tables 9.3 and 9.4 for details.
0
R/W
0
R/W
Clock Edge 1 and 0
0
R/W
These bits select the input clock edge. For details, see
table 9.5. When the input clock is counted using both
edges, the input clock period is halved (e.g. Pφ/4 both
edges = Pφ/2 rising edge). If phase counting mode is
used on channels 1, 2, 4, and 5, this setting is ignored
and the phase counting mode setting has priority. Internal
clock edge selection is valid when the input clock is Pφ/4
or slower. This setting is ignored if the input clock is Pφ/1,
or when overflow/underflow of another channel is
selected.
0
R/W
Timer Prescaler 2 to 0
0
R/W
These bits select the TCNT counter clock. The clock
source can be selected independently for each channel.
0
R/W
See tables 9.6 to 9.11 for details. To select the external
clock as the clock source, the DDR bit and ICR bit for the
corresponding pin should be set to 0 and 1, respectively.
For details, see section 8, I/O Ports.
4
3
CKEG1
CKEG0
0
0
R/W
R/W
2
1
TPSC2
TPSC1
0
0
R/W
R/W
0
TPSC0
0
R/W

Advertisement

Table of Contents
loading

This manual is also suitable for:

R5s61650cH8sx/1650c

Table of Contents