Renesas H8/3067 Series User Manual page 201

Renesas 16-bit single-chip microcomputer
Hide thumbs Also See for H8/3067 Series:
Table of Contents

Advertisement

T
p
φ
A
to A
23
0
AS
CSn (RAS)
PB
/PB
4
5
(UCAS/LCAS)
D
to D
15
0
Note: n = 2 to 5
Figure 6.23 Example of Operation Timing in RAS Down Mode (CSEL = 0)
When RAS down mode is selected, the conditions for an asserted RASn signal to return to the
high level are as shown below. The timing in these cases is shown in figure 6.24.
 When DRAM space with a different row address is accessed
 Immediately before a CAS-before-RAS refresh cycle
 When the BE bit or RDM bit is cleared to 0 in DRCRA
 Immediately before release of the external bus
DRAM access
Tr
T
T
c1
c2
Section 6 Bus Controller
External space
access
DRAM access
T
T
T
1
2
c1
Rev. 4.00 Jan 26, 2006 page 177 of 938
T
c2
REJ09B0276-0400

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8/3067H8/3066H8/3065H8/3067rf

Table of Contents