Timer Register A (Tma) - Renesas Hitachi H8S/2194 Series Hardware Manual

16-bit single-chip microcomputer
Table of Contents

Advertisement

4.2.3

Timer Register A (TMA)

Bit :
TMAOV
Initial value :
R/(W) *
R/W :
Note: * Only 0 can be written, to clear the flag.
The timer register A (TMA) controls timer A interrupts and selects input clock.
Only Bit 3 is explained here. For details of other bits, see section 12.2.1, Timer Mode Register
A.
TMA is a readable/writable register which is initialized to H'30 by a reset.
Bit 3: Clock source, prescaler select (TMA3)
Selects Timer A clock source between PSS and PSW.
Also controls transition operation to the power-down mode. The operation mode to which the
MCU is transited after SLEEP instruction execution is determined by the combination with other
control bits than this bit.
For details, see the description of Clock Select 2 to 0 in section 12.2.1, Timer Mode Register A.
Bit 3
TMA3
Description
• Timer A counts φ-based prescaler (PSM) divided clock pulses
0
• When a SLEEP instruction is executed in high-speed mode or medium-speed
mode, a transition is made to sleep mode or software standby mode
• Timer A counts φw-based prescaler (PSM) divided clock pulses
1
• When a SLEEP instruction is executed in high-speed mode or medium-speed
mode, a transition is made to sleep mode, watch mode, or subactive mode
• When a SLEEP instruction is executed in subactive mode, a transition is made
to subsleep mode, watch mode, or high-speed mode
Rev. 2.0, 11/00, page 76 of 1037
7
6
5
TMAIE
0
0
1
R/W
R/W
4
3
2
TMA3
TMA2
1
0
0
R/W
R/W
R/W
1
0
TMA1
TMA0
0
0
R/W
R/W
(Initial value)

Advertisement

Table of Contents
loading

Table of Contents