Renesas Hitachi H8S/2194 Series Hardware Manual page 828

16-bit single-chip microcomputer
Table of Contents

Advertisement

(3) H Supplement Start Time Setting Register (HRTR)
7
Bit :
HRTR7
Initial value :
0
R/W :
W
Sets the timing to generate a supplementary pulse if a drop-out of a pulse of the horizontal
sync signal occurred.
HRTR is an 8-bit write-only register. If a read is attempted, an undetermined value is read
out. It is initialized to H'00 by a reset, stand-by or module stop.
((Value of HRTR7 to HRTR0) + 1) × 2/φs = TH
where, TH is the cycle of the horizontal sync signal (µs), and φs is the servo clock (fosc/2).
Whether the horizontal sync signal exists or not is determined one clock before the
supplementary pulse is generated. Accordingly, set to HRTR7 to HRTR0 a value obtained
from the equation shown above plus one.
Also, HRTR7 to HRTR0 set the noise mask period. If the horizontal sync signal had the
normal pulses, it is masked in the mask period.
The start and end of the mask period are computed frm the rising edge of OSCH and SEPH,
respectively. See figure 28.75.
(4) Supplemented H Pulse Width Setting Register (HPWR)
7
Bit :
Initial value :
1
R/W :
HPWR sets the pulse width of the supplemented pulse which is generated if a drop-out of a
pulse of the horizontal sync signal occurs. Bits 7 to 4 are reserved.
HRWR is an 8-bit write-only register. If a read is attempted, an undetermined value is read
out. It is initialized to H'F0 by a reset or stand-by.
((Value of HPWR3 to HPWR0) + 1) × 2/φs = Hpulse
Where, Hpuls is the pulse width of the horizontal sync signal (µs), and φs is the servo clock
(fosc/2).
6
5
HRTR6
HRTR5
HRTR4
0
0
W
W
6
5
1
1
4
3
2
HRTR3
HRTR2
0
0
0
W
W
W
4
3
2
HPWR3
HPWR2
1
0
0
W
W
Rev. 2.0, 11/00, page 801 of 1037
1
0
HRTR1
HRTR0
0
0
W
W
1
0
HPWR1
HPWR0
0
0
W
W

Advertisement

Table of Contents
loading

Table of Contents