Renesas Hitachi H8S/2194 Series Hardware Manual page 733

16-bit single-chip microcomputer
Table of Contents

Advertisement

(4) CFG Lock LOWER Data Register (CFRLDR)
Bit :
15
Initial value :
1
R/W :
W
CFRLDR is a register used to set the lock range on the LOWER side when capstan speed lock is
detected, and to set the limit value on LOWER side when limiter function is in use.
When lock is being detected, if the drum speed is detected within the lock range, the lock
counter which has been set by the CFRCS1 and CFRCS0 bits of the CFVCR register counts
down. If the set value of CFRCS1 and CFRCS0 matches the number of times of occurrence of
locking, the computation of the digital filter in the drum phase system can be controlled
automatically. Also, if the CFG speed error data is under the CFRLDR value when the limiter
function is in use, the CFRLDR value can be used as the data for computation by the digital
filter.
CFRLDR is a 16-bit write-only register. Only a word access is valid. If a byte access is
attempted, operation is not assured. No read is valid. If a read is attempted, an undetermined
value is read out. It is initialized to H'8000 by a reset, stand-by or module-stop.
(5) Capstan Speed Error Detection Control Register (CFVCR)
7
Bit :
CFCS1
Initial value :
0
R/W :
R/W
Notes:
1. Only 0 can be written.
2. If read-accessed, the counter value is read out.
CFVCR controls the operation of capstan speed error detection.
CFVCR is an 8-bit readable/writable register. Bit 3 accepts only read, and bit 5 accepts only
read and 0 write. It is initialized to H'00 by a reset, stand-by or module-stop.
Bits 7 and 6: Clock Source Selection Bits (CFCS1, CFCS0)
CFCS1 and CFCS0 select the clock to be supplied to the counter. (φs = fosc/2)
Bit 7
Bit 6
CFCS1
CFCS0
0
0
1
1
0
1
Rev. 2.0, 11/00, page 706 of 1037
14
13
12
11
10
0
0
0
0
0
W
W
W
W
W
6
5
CFCS0
CFOVF
0
0
R/W
R/(W)
Description
φs
φs/2
φs/4
φs/8
9
8
7
6
0
0
0
0
W
W
W
W
4
3
CFRFON CF-R/UNR CPCNT
0
0
* 1
R/W
R
5
4
3
2
1
0
0
0
0
0
W
W
W
W
W
2
1
CFRCS1
CFRCS0
0
0
* 2
R/W
(R)
/W
(R)
(Initial value)
0
0
W
0
0
* 2
/W

Advertisement

Table of Contents
loading

Table of Contents