Renesas Hitachi H8S/2194 Series Hardware Manual page 781

16-bit single-chip microcomputer
Table of Contents

Advertisement

(3) REC-CTL Duty Data Register 1 (RCDR1)
Bit :
15
Initial value :
1
R/W :
RCDR1 is a register that sets the REC-CTL rising timing. This setting is valid only for
recording and rewriting, and is not used in detection.
RCDR1 is a 12-bit write-only register, and can be accessed by word access only. Byte access
gives unassured results. If read is attempted, an undetermined value is read out. Bits 15 to 12
are reserved and are not affected by write access.
RCDR1 is initialized to H'F000 by a reset, and in standby mode, module stop mode and CTL
stop mode.
The value to set in RCDR1 can be calculated from the transition timing T1 and the servo clock
frequency φs by the equation given below. See figure 28.60, REC-CTL Signal Generation
Timing. Any transition timing can be set. However, the timing should be selected with
attention to playback tracking compensation and the latch timing for phase control.
RCDR1 = T1 × φs/64
φs is the servo clock frequency (= f
Note: 0 cannot be set to RCDR1. Set a value 1 or above.
Rev. 2.0, 11/00, page 754 of 1037
14
13
12
11
10
CMT1B
CMT1A
1
1
1
0
0
W
W
/2) in Hz, and T1 is the set timing (s).
OSC
9
8
7
6
5
CMT19
CMT18
CMT17
CMT16
CMT15
0
0
0
0
0
W
W
W
W
W
4
3
2
1
0
CMT14
CMT13
CMT12
CMT11
CMT10
0
0
0
0
0
W
W
W
W
W

Advertisement

Table of Contents
loading

Table of Contents