Serial Control Register (Scr1) - Renesas Hitachi H8S/2194 Series Hardware Manual

16-bit single-chip microcomputer
Table of Contents

Advertisement

Bits 1 and 0: Clock Select 1 and 0 (CKS1, CKS0)
These bits select the clock source for the baud rate generator. The clock source can be selected
from φ, φ/4, φ/16, and φ/64, according to the setting of bits CKS1 and CKS0.
For the relation between the clock source, the bit rate register setting, and the baud rate, see
section 23.2.8, Bit Rate Register.
Bit 1
Bit 0
CKS1
CKS0
0
0
1
1
0
1
23.2.6

Serial Control Register (SCR1)

7
Bit :
TIE
Initial value :
0
R/W :
R/W
SCR1 is a register that performs enabling or disabling of SCI1 transfer operations, serial clock
output in asynchronous mode, and interrupt requests, and selection of the serial clock source.
SCR1 can be read or written to by the CPU at all times.
SCR1 is initialized to H'00 by a reset, and in standby mode, watch mode, subactive mode,
subsleep mode, and module stop mode.
Bit 7: Transmit Interrupt Enable (TIE)
Enables or disables transmit-data-empty interrupt (TXI) request generation when serial transmit
data is transferred from TDR1 to TSR and the TDRE flag in SSR1 is set to 1.
Bit 7
TIE
Description
0
Transmit-data-empty interrupt (TXI) request disabled*
1
Transmit-data-empty interrupt (TXI) request enabled
Note:
TXI interrupt request cancellation can be performed by reading 1 from the TDRE flag,
*
then clearing it to 0, or clearing the TIE bit to 0.
Rev. 2.0, 11/00, page 450 of 1037
Description
φ clock
φ/4 clock
φ/16 clock
φ/64 clock
6
5
RIE
TE
0
0
R/W
R/W
4
3
RE
MPIE
TEIE
0
0
R/W
R/W
R/W
(Initial value)
2
1
0
CKE1
CKE0
0
0
0
R/W
R/W
(Initial value)

Advertisement

Table of Contents
loading

Table of Contents