Serial/Timer Control Register (Stcr) - Renesas Hitachi H8S/2194 Series Hardware Manual

16-bit single-chip microcomputer
Table of Contents

Advertisement

Bit 0: Acknowledge Bit (ACKB)
Stores acknowledge data. In transmit mode, after the receiving device receives data, it returns
acknowledge data, and this data is loaded into ACKB. In receive mode, after data has been
received, the acknowledge data set in this bit is sent to the transmitting device.
When this bit is read, in transmission (when TRS = 1), the value loaded from the bus line
(returned by the receiving device) is read. In reception (when TRS = 0), the value set by internal
software is read.
Bit 0
ACKB
Description
0
Receive mode: 0 is output at acknowledge output timing
Transmit mode: Indicates that the receiving device has acknowledged the data
(signal is 0)
1
Receive mode: 1 is output at acknowledge output timing
Transmit mode: Indicates that the receiving device has not acknowledged the data
(signal is 1)
25.2.7

Serial/Timer Control Register (STCR)

Bit :
7
Initial value :
0
R/W :
STCR is an 8-bit readable/writable register that controls the I
STCR is initialized to H'00 by a reset.
Bit 7: Reserved
2
Bit 6: I
C Transfer Select (IICX)
This bit, together with bits CKS2 to CKS0 in ICMR of I
mode. For details, see section 25.2.4, I
6
5
IICX
IICRST
0
0
R/W
R/W
2
C Bus Mode Register (ICMR).
4
3
2
FLSHE
0
0
0
R/W
2
C bus interface operating mode.
2
C, selects the transfer rate in master
Rev. 2.0, 11/00, page 543 of 1037
(Initial value)
1
0
0
0

Advertisement

Table of Contents
loading

Table of Contents