Renesas Hitachi H8S/2194 Series Hardware Manual page 840

16-bit single-chip microcomputer
Table of Contents

Advertisement

(2) Servo Interrupt Permission Register 2 (SIENR2)
7
Bit :
Initial value :
1
R/W :
SIENR2 controls the permission and prohibition of the interrupt of the servo section. SIENR2 is
an 8-bit readable/writable register. It is initialized to H'FC by a reset, stand-by or module stop.
Bits 7 to 2: Reserved
No read or write is valid. If a read is attempted, an undetermined value is read out.
Bit 1: Vertical Sync Signal Interrupt Permission Bit (IESNC)
Bit 1
IESNC
Description
0
Prohibits the interrupt (interrupt to the vertical sync signal) request through IRRSNC
1
Permits the interrupt request through IRRSNC
Bit 0: CTL Interrupt Permission Bit (IECTL)
Bit 0
IECTL
Description
0
Prohibits the interrupt request through IRRCTL
1
Permits the interrupt request through IRRCTL
6
5
4
1
1
1
3
2
1
IESNC
1
1
0
R/W
Rev. 2.0, 11/00, page 813 of 1037
0
IECTL
0
R/W
(Initial value)
(Initial value)

Advertisement

Table of Contents
loading

Table of Contents