28.13.10 Trapezoid Waveform Circuit - Renesas Hitachi H8S/2194 Series Hardware Manual

16-bit single-chip microcomputer
Table of Contents

Advertisement

28.13.10 Trapezoid Waveform Circuit

In rewriting, the trapezoid waveform circuit leaves the rising edge of the already-recorded PB-
CTL signal intact, but changes the duty cycle.
In rewriting, the CTL pulse is written with reference to the rise of PB-CTL. The CTL duty cycle
for a rewrite is set in the REC-CTL duty data registers (RCDR2 to RCDR5). Time values T2 to
T5 are referenced to the rise of PB-CTL.
Figure 28.62 shows the rewrite waveform.
RESET
PB-CTL
s/4
PB-CTL
REC-CTL when
rewriting
Figure 28.62 Relationship between REC-CTL and RCDR2 to RCDR5 when Rewriting
Rev. 2.0, 11/00, page 778 of 1037
Clear
UP/DOWN counter (16 bits)
Upper 12 bits
REC-CTL 1 pulse
fall timing
Eliminated
pulse
T
to T
2
Internal bus
W
W
RCDR2or4
RCDR3or5
(12bit)
(12bit)
Compare
Compare
REC-CTL 0 pulse
fall timing
New pulse
5
RCDR2 (VISS/VASS S1 pulse)
RCDR3 (VISS/VASS L1 pulse)
RCDR4 (VISS/VASS S0 pulse)
RCDR5 (VISS/VASS L0 pulse)
W
RCDR1
(12bit)
Not used when
rewriting
End of writing of one
CTL pulse (except
VISS) IRRCTL
High-impedance
interval

Advertisement

Table of Contents
loading

Table of Contents